PROJECT TITLE:

FPGA realization and performance evaluation of fixed-width modified Baugh-Wooley multiplier - 2015

ABSTRACT:

Mounted-width multipliers are widely employed in digital signal processing (DSP) applications like finite impulse response filter (FIR), quick Fourier rework (FFT) and discrete cosine rework (DCT). Baugh-Wooley multiplier could be a preferred choice for the conclusion of 2's complement multiplication operation utilized in these applications. This project presents the hardware realization and performance analysis of eight×8 fixed-width modified Baugh-Wooley multiplier using state-of-the-art 7 series field programmable gate arrays (FPGAs) such as Virtex-7, Artix-7 and Zynq-7000, on the market from Xilinx. Different optimization goals are applied to the multiplier style and the performance is evaluated for space, speed and power. Simulation is completed to verify the functionality of the planning.


Did you like this research project?

To get this research project Guidelines, Training and Code... Click Here


PROJECT TITLE :The Design and Implementation of Multi – Precision Floating Point Arithmetic Unit Based on FPGA - 2018ABSTRACT:Floating point arithmetic is very vital in digital signal processing. It's usually to select different
PROJECT TITLE :FPGA Implementation of an Improved Watchdog Timer for Safety-critical Applications - 2018ABSTRACT:Embedded systems that are used in safety-important applications need highest reliability. External watchdog timers
PROJECT TITLE :FIR Filter Design Based On FPGA - 2018ABSTRACT:FIR (Finite Impulse Response) filters: the finite impulse response filter is the foremost basic parts in digital signal processing systems and are widely used in communications,
PROJECT TITLE :An Efficient FPGA Implementation of HEVC Intra Prediction - 2018ABSTRACT:Intra prediction algorithm used in High Potency Video Coding (HEVC) normal has terribly high computational complexity. In this paper, an efficient
PROJECT TITLE :Reliable Low-Latency Viterbi Algorithm Architectures Benchmarked on ASIC and FPGA - 2017ABSTRACT:The Viterbi algorithm is usually applied to a number of sensitive usage models together with decoding convolutional

Ready to Complete Your Academic MTech Project Work In Affordable Price ?

Project Enquiry