ABSTRACT:

In this paper, we proposed a new architecture of multiplier-and-accumulator (MAC) for high-speed arithmetic. By combining multiplication with accumulation and devising a hybrid type of carry save adder (CSA), the performance was improved. Since the accumulator that has the largest delay in MAC was merged into CSA, the overall performance was elevated. The proposed CSA tree uses 1's-complement-based radix-2 modified Booth's algorithm (MBA) and has the modified array for the sign extension in order to increase the bit density of the operands. The CSA propagates the carries to the least significant bits of the partial products and generates the least significant bits in advance to decrease the number of the input bits of the final adder. Also, the proposed MAC accumulates the intermediate results in the type of sum and carry bits instead of the output of the final adder, which made it possible to optimize the pipeline scheme to improve the performance. The proposedarchitecture was synthesized with 250, 180 and 130 ??m, and 90 nm standard CMOS library. Based on the theoretical and experimental estimation, we analyzed the results such as the amount of hardware resources, delay, and pipelining scheme. We used Sakurai's alpha power law for the delay modeling. The proposed MAC showed the superior properties to the standard design in many ways and performance twice as much as the previous research in the similar clock frequency. We expect that the proposed MAC can be adapted to various fields requiring high performance such as the Signal Processing areas.


Did you like this research project?

To get this research project Guidelines, Training and Code... Click Here


PROJECT TITLE : Low-Latency and Fresh Content Provision in Information-Centric Vehicular Networks ABSTRACT: The paper investigates the content service provision of information-centric vehicular networks (ICVNs) from the perspective
PROJECT TITLE : Novel Multi-Level Cell TFT Memory With an In–Ga–Zn-O Charge Storage Layer and Channel ABSTRACT: For the first time, multi-level cell memory applications using amorphous indium-gallium-zinc oxide (a-IGZO) thin-film
PROJECT TITLE : WeDea A New EEG-based Framework for Emotion Recognition ABSTRACT: Electroencephalography (EEG) is a technique that has been actively developed and put to use in a variety of fields, including automobiles, robotics,
PROJECT TITLE : A Novel Deep Reinforcement Learning based Relay Selection for Broadcasting in Vehicular Ad hoc Networks ABSTRACT: It is believed that VANETs, also known as Vehicular Ad hoc NETworks, are among the largest networks
PROJECT TITLE : Counterfeit Clones A Novel Technique for Source and Sink Location Privacy in Wireless Sensor Networks ABSTRACT: The Internet of Things cannot function properly without Wireless Sensor Networks, also known as

Ready to Complete Your Academic MTech Project Work In Affordable Price ?

Project Enquiry