Reverse Converter Design via Parallel-Prefix Adders Novel Components, Methodology, and Implementations - 2015


In this temporary, the implementation of residue number system reverse converters based on well-known regular and modular parallel-prefix adders is analyzed. The VLSI implementation results show a vital delay reduction and area × time2 improvements, all this at the price of upper power consumption, which is the main reason preventing the use of parallel-prefix adders to achieve high-speed reverse converters in today systems. Hence, to unravel the high power consumption drawback, novel specific hybrid parallel-prefix-primarily based adder parts that give better tradeoff between delay and power consumption are herein presented to style reverse converters. A methodology is also described to design reverse converters based mostly on totally different kinds of prefix adders. This technique helps the designer to regulate the performance of the reverse converter based on the target application and existing constraints.

Did you like this research project?

To get this research project Guidelines, Training and Code... Click Here

PROJECT TITLE :Design, Analysis, and Implementation of ARPKI: An Attack-Resilient Public-Key Infrastructure - 2018ABSTRACT:This Transport Layer Security (TLS) Public-Key Infrastructure (PKI) is based on a weakest-link security
PROJECT TITLE :RNN-DBSCAN: A Density-Based Clustering Algorithm Using Reverse Nearest Neighbor Density Estimates - 2018ABSTRACT:A new density-based clustering algorithm, RNN-DBSCAN, is presented which uses reverse nearest neighbor
PROJECT TITLE :Reverse k Nearest Neighbor Search over Trajectories - 2018ABSTRACT:GPS allows mobile devices to continuously give new opportunities to boost our daily lives. For example, the information collected in applications
PROJECT TITLE :Design, Evaluation and Application of Approximate High-Radix Dividers - 2018ABSTRACT:Approximate high radix dividers (HR-AXDs) are proposed and investigated during this paper. High-radix division is reviewed and
PROJECT TITLE :A Low-Power Forward and Reverse Body Bias Generator in CMOS 40 nm - 2018ABSTRACT:This temporary presents a coffee-power forward and reverse body bias (FRBB) generator with body bias (BB) switches to dynamically

Ready to Complete Your Academic MTech Project Work In Affordable Price ?

Project Enquiry