An Optimized Modified Booth Recoder for Efficient Design of the Add-Multiply Operator PROJECT TITLE :An Optimized Modified Booth Recoder for Efficient Design of the Add-Multiply Operator (2014)ABSTRACT :Complex arithmetic operations are widely used in Digital Signal Processing (DSP) applications. In this work, we focus on optimizing the design of the fused Add-Multiply (FAM) operator for increasing performance. We investigate techniques to implement the direct recoding of the sum of two numbers in its Modified Booth (MB) form. We introduce a structured and efficient recoding technique and explore three different schemes by incorporating them in FAM designs. Comparing them with the FAM designs which use existing recoding schemes, the proposed technique yields considerable reductions in terms of critical delay, hardware complexity and power consumption of the FAM unit. Did you like this research project? To get this research project Guidelines, Training and Code... Click Here facebook twitter google+ linkedin stumble pinterest FPGA-Based Bit Error Rate PerformanceMeasurement of Wireless Systems - 2014 Data Encoding Techniques for Reducing Energy Consumption in Network-on-Chip