An_efficient floating point multiplier design for high speed applications using Karatsuba algorithm and Urdhva-Tiryagbhyam algorithm - 2015 PROJECT TITLE: An_efficient floating point multiplier design for high speed applications using Karatsuba algorithm and Urdhva-Tiryagbhyam algorithm - 2015 ABSTRACT: Floating purpose multiplication is a crucial operation in high power computing applications such as Image Processing, Signal Processing etc. And conjointly multiplication is the foremost time and power consuming operation. This project proposes an efficient technique for IEEE 754 floating point multiplication which offers a higher implementation in terms of delay and power. A combination of Karatsuba algorithm and Urdhva-Tiryagbhyam algorithm (Vedic Mathematics) is used to implement unsigned binary multiplier for mantissa multiplication. The multiplier is implemented using Verilog HDL, targeted on Spartan-3E and Virtex-4 FPGA. Did you like this research project? To get this research project Guidelines, Training and Code... Click Here facebook twitter google+ linkedin stumble pinterest Truncated ternary multipliers - 2015 A Combined SDC-SDF Architecture for Normal IO Pipelined Radix-2 FFT - 2015